Open
Conversation
…TL sim
The correct generation of preloaded data depends on a mem.json file that
is located inside the ROOT/sim folder of each given PULP chip, and describes
the memory architecture.
For example, the typical architecture of a PULPissimo SoC with 32+32 KiB of
private L2 and 448 KiB of shared L2 divided in 4 word-interleaved banks is
described as follows:
```
{
"pri0": {
"base" : "0x1c000000",
"length" : "32768",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/bank_sram_pri0_i/sram",
"interleaving": "None"
},
"pri1": {
"base" : "0x1c008000",
"length" : "32768",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/bank_sram_pri1_i/sram",
"interleaving": "None"
},
"l2_0": {
"base" : "0x1c010000",
"length" : "458752",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/CUTS[0]/bank_i/sram",
"interleaving": "4",
"interleaving_bank": "0"
},
"l2_1": {
"base" : "0x1c010000",
"length" : "458752",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/CUTS[1]/bank_i/sram",
"interleaving": "4",
"interleaving_bank": "1"
},
"l2_2": {
"base" : "0x1c010000",
"length" : "458752",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/CUTS[2]/bank_i/sram",
"interleaving": "4",
"interleaving_bank": "2"
},
"l2_3": {
"base" : "0x1c010000",
"length" : "458752",
"instance": "/tb_pulp/i_dut/soc_domain_i/pulp_soc_i/l2_ram_i/CUTS[3]/bank_i/sram",
"interleaving": "4",
"interleaving_bank": "3"
}
}
```
The SDK will automatically generate one file for each JSON dictionary
entry inside `vectors`, but keep the JTAG loading method by default.
To switch to preloading, one can set the `bootmode` env variable
on the fly while calling the Make command:
```
make all run platform=rtl bootmode=preload
```
Member
Author
|
A similar PR should be prepared also for |
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment
Add this suggestion to a batch that can be applied as a single commit.This suggestion is invalid because no changes were made to the code.Suggestions cannot be applied while the pull request is closed.Suggestions cannot be applied while viewing a subset of changes.Only one suggestion per line can be applied in a batch.Add this suggestion to a batch that can be applied as a single commit.Applying suggestions on deleted lines is not supported.You must change the existing code in this line in order to create a valid suggestion.Outdated suggestions cannot be applied.This suggestion has been applied or marked resolved.Suggestions cannot be applied from pending reviews.Suggestions cannot be applied on multi-line comments.Suggestions cannot be applied while the pull request is queued to merge.Suggestion cannot be applied right now. Please check back later.
Add (back) support for preloading L2 and L1 memory in RTL simulations. The "best" option might be to rely on information directly in the SDK, but in this PR instead the strategy is to rely on an external
mem.jsonfile distributed together with the PULP RTL, inside the ROOT/sim folder of each given PULP chip, to describe the memory architecture.For example, the typical architecture of a PULPissimo SoC with 32+32 KiB of private L2 and 448 KiB of shared L2 divided in 4 word-interleaved banks is described as follows:
The SDK will automatically generate one file for each JSON dictionary entry inside
vectors, but keep the JTAG loading method by default. To switch to preloading, one can set thebootmodeenv variable on the fly while calling the Make command: